| tx_pll_fout_hz |
|
| tx_pll_vco_MHz |
|
| tx_pll_cascade_enable |
0 |
| tx_pll_frac_mode_enable |
0 |
| tx_pll_refclk_freq_mhz |
156.250000 |
| tx_pll_refclk_freq_itxt |
156.250000 |
| rx_pll_fout_hz |
2376.000000 |
| rx_pll_vco_MHz |
9504.000000 |
| rx_pll_refclk_freq_mhz |
148.500000 |
| refclk_recovery_en |
0 |
| mode_directphy |
mode_dphygen |
| rcfg_group |
lanes-1 |
| duplex_mode_rphy |
duplex |
| fec_en_rphy |
0 |
| custom_pcs_en_rphy |
0 |
| syspll_outclk_freq_mhz_rphy |
322.265625 |
| num_of_sec_profiles |
1 |
| protocol_mode |
DISABLED |
| num_xcvr_per_sys |
1 |
| clocking_mode |
xcvr |
| syspll_outclk_freq_mhz |
322.265625 |
| duplex_mode |
rx |
| ed_sel |
None |
| ed_ack |
0 |
| ed_hdl_sel |
Verilog |
| ed_board |
None |
| pma_data_rate |
4752 |
| pma_outclk_freq_mhz |
237.6 |
| pma_width |
20 |
| enable_split_interface |
0 |
| custom_pcs_en |
0 |
| custom_pcs_mode |
IEEE MII Interface |
| enable_refclock_to_core |
0 |
| serdes_lpbk_mode |
LOOPBACK_MODE_DISABLED |
| SIMPLEX_MERGING |
0 |
| tx_serdes_prbs_gen_mode |
DISABLE |
| tx_pll_txuserclk_div |
100 |
| tx_pll_txuserclk_freq_mhz |
Disabled |
| rx_serdes_prbs_mon_mode |
DISABLE |
| enable_port_rx_cdr_divclk_link0 |
0 |
| rx_cdr_lock_mode |
auto |
| enable_port_rx_set_locktoref |
0 |
| enable_port_rx_set_locktodata |
0 |
| rx_cdr_rxuserclk_div |
100 |
| rx_cdr_rxuserclk_freq_mhz |
95.04 |
| pmaif_tx_fifo_mode_s |
elastic |
| pmaif_rx_fifo_mode_s |
register |
| enable_port_rx_pmaif_fifo_empty |
0 |
| enable_port_rx_pmaif_fifo_pempty |
0 |
| enable_port_rx_pmaif_fifo_pfull |
0 |
| fec_en |
0 |
| l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| fec_lpbk_en |
0 |
| l_av1_enable |
0 |
| avmm1_soft_csr_enable |
0 |
| avmm1_readdv_enable |
1 |
| avmm1_split |
0 |
| avmm1_jtag_enable |
0 |
| l_av1_enable_rphy |
0 |
| avmm1_soft_csr_enable_rphy |
0 |
| avmm1_readdv_enable_rphy |
1 |
| avmm1_jtag_enable_rphy |
0 |
| enable_port_latency_measurement |
0 |
| ch_rx_dl_rx_lat_bit_for_async |
0 |
| ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| ch_rx_dl_rxbit_rollover |
0 |
| prof0_rcfg_subset |
1xG-1 |
| prof0_use_profile_startup |
1 |
| prof0_pmaif_tx_fifo_mode_s |
elastic |
| prof0_tx_pll_txuserclk_div |
100 |
| prof0_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof0_pmaif_rx_fifo_mode_s |
elastic |
| prof0_enable_port_rx_pmaif_fifo_empty |
0 |
| prof0_enable_port_rx_pmaif_fifo_pempty |
0 |
| prof0_enable_port_rx_pmaif_fifo_pfull |
0 |
| prof0_rx_cdr_rxuserclk_div |
100 |
| prof0_rx_cdr_rxuserclk_freq_mhz |
103.125 |
| prof0_fec_en |
0 |
| prof0_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof0_custom_pcs_en |
0 |
| prof0_custom_pcs_mode |
IEEE MII Interface |
| prof0_tx_pll_fout_hz |
5156.250000 |
| prof0_tx_pll_vco_MHz |
|
| prof0_tx_pll_cascade_enable |
0 |
| prof0_tx_pll_frac_mode_enable |
0 |
| prof0_tx_pll_refclk_freq_mhz |
156.250000 |
| prof0_tx_pll_refclk_freq_itxt |
156.250000 |
| prof0_rx_pll_fout_hz |
5156.250000 |
| prof0_rx_pll_vco_MHz |
10312.500000 |
| prof0_rx_pll_refclk_freq_mhz |
156.250000 |
| prof0_enable_port_rx_cdr_divclk_link0 |
0 |
| prof0_rx_cdr_lock_mode |
auto |
| prof0_enable_port_rx_set_locktoref |
0 |
| prof0_enable_port_rx_set_locktodata |
0 |
| prof0_enable_port_latency_measurement |
0 |
| prof0_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof0_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof0_ch_rx_dl_rxbit_rollover |
0 |
| prof1_tx_pll_fout_hz |
5156.250000 |
| prof1_tx_pll_vco_MHz |
|
| prof1_tx_pll_cascade_enable |
0 |
| prof1_tx_pll_frac_mode_enable |
0 |
| prof1_tx_pll_refclk_freq_mhz |
156.250000 |
| prof1_tx_pll_refclk_freq_itxt |
156.250000 |
| prof1_rx_pll_fout_hz |
5156.250000 |
| prof1_rx_pll_vco_MHz |
10312.500000 |
| prof1_rx_pll_refclk_freq_mhz |
156.250000 |
| prof2_tx_pll_fout_hz |
|
| prof2_tx_pll_vco_MHz |
|
| prof2_tx_pll_cascade_enable |
0 |
| prof2_tx_pll_frac_mode_enable |
0 |
| prof2_tx_pll_refclk_freq_mhz |
156.250000 |
| prof2_tx_pll_refclk_freq_itxt |
156.250000 |
| prof2_rx_pll_fout_hz |
0 |
| prof2_rx_pll_vco_MHz |
|
| prof2_rx_pll_refclk_freq_mhz |
156.250000 |
| prof3_tx_pll_fout_hz |
|
| prof3_tx_pll_vco_MHz |
|
| prof3_tx_pll_cascade_enable |
0 |
| prof3_tx_pll_frac_mode_enable |
0 |
| prof3_tx_pll_refclk_freq_mhz |
156.250000 |
| prof3_tx_pll_refclk_freq_itxt |
156.250000 |
| prof3_rx_pll_fout_hz |
0 |
| prof3_rx_pll_vco_MHz |
|
| prof3_rx_pll_refclk_freq_mhz |
156.250000 |
| prof4_tx_pll_fout_hz |
|
| prof4_tx_pll_vco_MHz |
|
| prof4_tx_pll_cascade_enable |
0 |
| prof4_tx_pll_frac_mode_enable |
0 |
| prof4_tx_pll_refclk_freq_mhz |
156.250000 |
| prof4_tx_pll_refclk_freq_itxt |
156.250000 |
| prof4_rx_pll_fout_hz |
0 |
| prof4_rx_pll_vco_MHz |
|
| prof4_rx_pll_refclk_freq_mhz |
156.250000 |
| prof5_tx_pll_fout_hz |
|
| prof5_tx_pll_vco_MHz |
|
| prof5_tx_pll_cascade_enable |
0 |
| prof5_tx_pll_frac_mode_enable |
0 |
| prof5_tx_pll_refclk_freq_mhz |
156.250000 |
| prof5_tx_pll_refclk_freq_itxt |
156.250000 |
| prof5_rx_pll_fout_hz |
0 |
| prof5_rx_pll_vco_MHz |
|
| prof5_rx_pll_refclk_freq_mhz |
156.250000 |
| prof6_tx_pll_fout_hz |
|
| prof6_tx_pll_vco_MHz |
|
| prof6_tx_pll_cascade_enable |
0 |
| prof6_tx_pll_frac_mode_enable |
0 |
| prof6_tx_pll_refclk_freq_mhz |
156.250000 |
| prof6_tx_pll_refclk_freq_itxt |
156.250000 |
| prof6_rx_pll_fout_hz |
0 |
| prof6_rx_pll_vco_MHz |
|
| prof6_rx_pll_refclk_freq_mhz |
156.250000 |
| prof7_tx_pll_fout_hz |
|
| prof7_tx_pll_vco_MHz |
|
| prof7_tx_pll_cascade_enable |
0 |
| prof7_tx_pll_frac_mode_enable |
0 |
| prof7_tx_pll_refclk_freq_mhz |
156.250000 |
| prof7_tx_pll_refclk_freq_itxt |
156.250000 |
| prof7_rx_pll_fout_hz |
0 |
| prof7_rx_pll_vco_MHz |
|
| prof7_rx_pll_refclk_freq_mhz |
156.250000 |
| prof8_tx_pll_fout_hz |
|
| prof8_tx_pll_vco_MHz |
|
| prof8_tx_pll_cascade_enable |
0 |
| prof8_tx_pll_frac_mode_enable |
0 |
| prof8_tx_pll_refclk_freq_mhz |
156.250000 |
| prof8_tx_pll_refclk_freq_itxt |
156.250000 |
| prof8_rx_pll_fout_hz |
0 |
| prof8_rx_pll_vco_MHz |
|
| prof8_rx_pll_refclk_freq_mhz |
156.250000 |
| prof9_tx_pll_fout_hz |
|
| prof9_tx_pll_vco_MHz |
|
| prof9_tx_pll_cascade_enable |
0 |
| prof9_tx_pll_frac_mode_enable |
0 |
| prof9_tx_pll_refclk_freq_mhz |
156.250000 |
| prof9_tx_pll_refclk_freq_itxt |
156.250000 |
| prof9_rx_pll_fout_hz |
0 |
| prof9_rx_pll_vco_MHz |
|
| prof9_rx_pll_refclk_freq_mhz |
156.250000 |
| prof10_tx_pll_fout_hz |
|
| prof10_tx_pll_vco_MHz |
|
| prof10_tx_pll_cascade_enable |
0 |
| prof10_tx_pll_frac_mode_enable |
0 |
| prof10_tx_pll_refclk_freq_mhz |
156.250000 |
| prof10_tx_pll_refclk_freq_itxt |
156.250000 |
| prof10_rx_pll_fout_hz |
0 |
| prof10_rx_pll_vco_MHz |
|
| prof10_rx_pll_refclk_freq_mhz |
156.250000 |
| prof11_tx_pll_fout_hz |
|
| prof11_tx_pll_vco_MHz |
|
| prof11_tx_pll_cascade_enable |
0 |
| prof11_tx_pll_frac_mode_enable |
0 |
| prof11_tx_pll_refclk_freq_mhz |
156.250000 |
| prof11_tx_pll_refclk_freq_itxt |
156.250000 |
| prof11_rx_pll_fout_hz |
0 |
| prof11_rx_pll_vco_MHz |
|
| prof11_rx_pll_refclk_freq_mhz |
156.250000 |
| prof1_rcfg_subset |
1xG-1 |
| prof1_use_profile_startup |
0 |
| prof1_tx_pll_txuserclk_div |
100 |
| prof1_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof1_rx_cdr_rxuserclk_div |
100 |
| prof1_rx_cdr_rxuserclk_freq_mhz |
103.125 |
| prof1_fec_en |
0 |
| prof1_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof1_custom_pcs_en |
0 |
| prof1_custom_pcs_mode |
IEEE MII Interface |
| prof1_pma_secondary_profile_refclk_en |
0 |
| prof1_rx_cdr_lock_mode |
auto |
| prof1_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof1_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof1_ch_rx_dl_rxbit_rollover |
0 |
| prof2_rcfg_subset |
1xG-1 |
| prof2_use_profile_startup |
0 |
| prof2_tx_pll_txuserclk_div |
100 |
| prof2_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof2_rx_cdr_rxuserclk_div |
100 |
| prof2_rx_cdr_rxuserclk_freq_mhz |
|
| prof2_fec_en |
0 |
| prof2_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof2_custom_pcs_en |
0 |
| prof2_custom_pcs_mode |
IEEE MII Interface |
| prof2_pma_secondary_profile_refclk_en |
0 |
| prof2_rx_cdr_lock_mode |
auto |
| prof2_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof2_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof2_ch_rx_dl_rxbit_rollover |
0 |
| prof3_rcfg_subset |
1xG-1 |
| prof3_use_profile_startup |
0 |
| prof3_tx_pll_txuserclk_div |
100 |
| prof3_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof3_rx_cdr_rxuserclk_div |
100 |
| prof3_rx_cdr_rxuserclk_freq_mhz |
|
| prof3_fec_en |
0 |
| prof3_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof3_custom_pcs_en |
0 |
| prof3_custom_pcs_mode |
IEEE MII Interface |
| prof3_pma_secondary_profile_refclk_en |
0 |
| prof3_rx_cdr_lock_mode |
auto |
| prof3_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof3_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof3_ch_rx_dl_rxbit_rollover |
0 |
| prof4_rcfg_subset |
1xG-1 |
| prof4_use_profile_startup |
0 |
| prof4_tx_pll_txuserclk_div |
100 |
| prof4_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof4_rx_cdr_rxuserclk_div |
100 |
| prof4_rx_cdr_rxuserclk_freq_mhz |
|
| prof4_fec_en |
0 |
| prof4_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof4_custom_pcs_en |
0 |
| prof4_custom_pcs_mode |
IEEE MII Interface |
| prof4_pma_secondary_profile_refclk_en |
0 |
| prof4_rx_cdr_lock_mode |
auto |
| prof4_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof4_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof4_ch_rx_dl_rxbit_rollover |
0 |
| prof5_rcfg_subset |
1xG-1 |
| prof5_use_profile_startup |
0 |
| prof5_tx_pll_txuserclk_div |
100 |
| prof5_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof5_rx_cdr_rxuserclk_div |
100 |
| prof5_rx_cdr_rxuserclk_freq_mhz |
|
| prof5_fec_en |
0 |
| prof5_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof5_custom_pcs_en |
0 |
| prof5_custom_pcs_mode |
IEEE MII Interface |
| prof5_pma_secondary_profile_refclk_en |
0 |
| prof5_rx_cdr_lock_mode |
auto |
| prof5_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof5_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof5_ch_rx_dl_rxbit_rollover |
0 |
| prof6_rcfg_subset |
1xG-1 |
| prof6_use_profile_startup |
0 |
| prof6_tx_pll_txuserclk_div |
100 |
| prof6_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof6_rx_cdr_rxuserclk_div |
100 |
| prof6_rx_cdr_rxuserclk_freq_mhz |
|
| prof6_fec_en |
0 |
| prof6_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof6_custom_pcs_en |
0 |
| prof6_custom_pcs_mode |
IEEE MII Interface |
| prof6_pma_secondary_profile_refclk_en |
0 |
| prof6_rx_cdr_lock_mode |
auto |
| prof6_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof6_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof6_ch_rx_dl_rxbit_rollover |
0 |
| prof7_rcfg_subset |
1xG-1 |
| prof7_use_profile_startup |
0 |
| prof7_tx_pll_txuserclk_div |
100 |
| prof7_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof7_rx_cdr_rxuserclk_div |
100 |
| prof7_rx_cdr_rxuserclk_freq_mhz |
|
| prof7_fec_en |
0 |
| prof7_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof7_custom_pcs_en |
0 |
| prof7_custom_pcs_mode |
IEEE MII Interface |
| prof7_pma_secondary_profile_refclk_en |
0 |
| prof7_rx_cdr_lock_mode |
auto |
| prof7_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof7_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof7_ch_rx_dl_rxbit_rollover |
0 |
| prof8_rcfg_subset |
1xG-1 |
| prof8_use_profile_startup |
0 |
| prof8_tx_pll_txuserclk_div |
100 |
| prof8_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof8_rx_cdr_rxuserclk_div |
100 |
| prof8_rx_cdr_rxuserclk_freq_mhz |
|
| prof8_fec_en |
0 |
| prof8_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof8_custom_pcs_en |
0 |
| prof8_custom_pcs_mode |
IEEE MII Interface |
| prof8_pma_secondary_profile_refclk_en |
0 |
| prof8_rx_cdr_lock_mode |
auto |
| prof8_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof8_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof8_ch_rx_dl_rxbit_rollover |
0 |
| prof9_rcfg_subset |
1xG-1 |
| prof9_use_profile_startup |
0 |
| prof9_tx_pll_txuserclk_div |
100 |
| prof9_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof9_rx_cdr_rxuserclk_div |
100 |
| prof9_rx_cdr_rxuserclk_freq_mhz |
|
| prof9_fec_en |
0 |
| prof9_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof9_custom_pcs_en |
0 |
| prof9_custom_pcs_mode |
IEEE MII Interface |
| prof9_pma_secondary_profile_refclk_en |
0 |
| prof9_rx_cdr_lock_mode |
auto |
| prof9_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof9_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof9_ch_rx_dl_rxbit_rollover |
0 |
| prof10_rcfg_subset |
1xG-1 |
| prof10_use_profile_startup |
0 |
| prof10_tx_pll_txuserclk_div |
100 |
| prof10_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof10_rx_cdr_rxuserclk_div |
100 |
| prof10_rx_cdr_rxuserclk_freq_mhz |
|
| prof10_fec_en |
0 |
| prof10_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof10_custom_pcs_en |
0 |
| prof10_custom_pcs_mode |
IEEE MII Interface |
| prof10_pma_secondary_profile_refclk_en |
0 |
| prof10_rx_cdr_lock_mode |
auto |
| prof10_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof10_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof10_ch_rx_dl_rxbit_rollover |
0 |
| prof11_rcfg_subset |
1xG-1 |
| prof11_use_profile_startup |
0 |
| prof11_tx_pll_txuserclk_div |
100 |
| prof11_tx_pll_txuserclk_freq_mhz |
Disabled |
| prof11_rx_cdr_rxuserclk_div |
100 |
| prof11_rx_cdr_rxuserclk_freq_mhz |
|
| prof11_fec_en |
0 |
| prof11_l_fec_mode |
IEEE 802.3 BASE-R Firecode (CL 74) |
| prof11_custom_pcs_en |
0 |
| prof11_custom_pcs_mode |
IEEE MII Interface |
| prof11_pma_secondary_profile_refclk_en |
0 |
| prof11_rx_cdr_lock_mode |
auto |
| prof11_ch_rx_dl_rx_lat_bit_for_async |
0 |
| prof11_ch_rx_dl_rxbit_cntr_pma |
DISABLE |
| prof11_ch_rx_dl_rxbit_rollover |
0 |
| pldif_rx_fifo_mode |
phase_comp |
| pldif_rx_double_width_transfer_enable |
1 |
| enable_port_rx_fifo_full |
0 |
| enable_port_rx_fifo_empty |
0 |
| enable_port_rx_fifo_pfull |
0 |
| enable_port_rx_fifo_pempty |
0 |
| enable_port_rx_fifo_rd_en |
0 |
| pldif_rx_clkout_sel |
RX_WORD_CLK |
| pldif_rx_clkout_div |
2 |
| pldif_rx_clkout_freq_mhz |
118.8 |
| enable_port_rx_clkout2 |
0 |
| prof0_pldif_rx_fifo_mode |
phase_comp |
| prof0_enable_port_rx_fifo_full |
0 |
| prof0_enable_port_rx_fifo_empty |
0 |
| prof0_enable_port_rx_fifo_pfull |
0 |
| prof0_enable_port_rx_fifo_pempty |
0 |
| prof0_enable_port_rx_fifo_rd_en |
0 |
| prof0_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof0_pldif_rx_clkout_div |
2 |
| prof0_pldif_rx_clkout_freq_mhz |
161.132812 |
| prof0_enable_port_rx_clkout2 |
0 |
| prof1_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof1_pldif_rx_clkout_div |
2 |
| prof1_pldif_rx_clkout_freq_mhz |
161.132812 |
| prof2_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof2_pldif_rx_clkout_div |
2 |
| prof2_pldif_rx_clkout_freq_mhz |
|
| prof3_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof3_pldif_rx_clkout_div |
2 |
| prof3_pldif_rx_clkout_freq_mhz |
|
| prof4_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof4_pldif_rx_clkout_div |
2 |
| prof4_pldif_rx_clkout_freq_mhz |
|
| prof5_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof5_pldif_rx_clkout_div |
2 |
| prof5_pldif_rx_clkout_freq_mhz |
|
| prof6_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof6_pldif_rx_clkout_div |
2 |
| prof6_pldif_rx_clkout_freq_mhz |
|
| prof7_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof7_pldif_rx_clkout_div |
2 |
| prof7_pldif_rx_clkout_freq_mhz |
|
| prof8_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof8_pldif_rx_clkout_div |
2 |
| prof8_pldif_rx_clkout_freq_mhz |
|
| prof9_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof9_pldif_rx_clkout_div |
2 |
| prof9_pldif_rx_clkout_freq_mhz |
|
| prof10_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof10_pldif_rx_clkout_div |
2 |
| prof10_pldif_rx_clkout_freq_mhz |
|
| prof11_pldif_rx_clkout_sel |
PLL_DIV1 |
| prof11_pldif_rx_clkout_div |
2 |
| prof11_pldif_rx_clkout_freq_mhz |
|
| rx_adaptation_mode |
manual |
| rx_invert_pin |
DISABLE |
| rx_external_couple_type |
AC |
| rx_termination_mode |
GROUNDED |
| rx_onchip_termination |
R_2 |
| rxeq_vga_gain |
10 |
| rxeq_hf_boost |
0 |
| rxeq_dfe_tap_1 |
35 |
| prof0_tx_spread_spectrum_en |
DISABLE |
| prof0_tx_invert_pin |
DISABLE |
| prof0_ux_txeq_post_tap_1 |
5 |
| prof0_ux_txeq_main_tap |
52 |
| prof0_ux_txeq_pre_tap_1 |
0 |
| prof0_ux_txeq_pre_tap_2 |
0 |
| prof0_rx_adaptation_mode |
auto |
| prof0_rx_invert_pin |
DISABLE |
| prof0_rx_external_couple_type |
AC |
| prof0_rx_onchip_termination |
R_2 |
| prof1_tx_spread_spectrum_en |
DISABLE |
| prof1_tx_invert_pin |
DISABLE |
| prof1_ux_txeq_post_tap_1 |
5 |
| prof1_ux_txeq_main_tap |
52 |
| prof1_ux_txeq_pre_tap_1 |
0 |
| prof1_ux_txeq_pre_tap_2 |
0 |
| prof1_rx_adaptation_mode |
auto |
| prof1_rx_invert_pin |
DISABLE |
| prof1_rx_external_couple_type |
AC |
| prof1_rx_onchip_termination |
R_2 |
| prof2_tx_spread_spectrum_en |
DISABLE |
| prof2_tx_invert_pin |
DISABLE |
| prof2_ux_txeq_post_tap_1 |
5 |
| prof2_ux_txeq_main_tap |
52 |
| prof2_ux_txeq_pre_tap_1 |
0 |
| prof2_ux_txeq_pre_tap_2 |
0 |
| prof2_rx_adaptation_mode |
auto |
| prof2_rx_invert_pin |
DISABLE |
| prof2_rx_external_couple_type |
AC |
| prof2_rx_onchip_termination |
R_2 |
| prof3_tx_spread_spectrum_en |
DISABLE |
| prof3_tx_invert_pin |
DISABLE |
| prof3_ux_txeq_post_tap_1 |
5 |
| prof3_ux_txeq_main_tap |
52 |
| prof3_ux_txeq_pre_tap_1 |
0 |
| prof3_ux_txeq_pre_tap_2 |
0 |
| prof3_rx_adaptation_mode |
auto |
| prof3_rx_invert_pin |
DISABLE |
| prof3_rx_external_couple_type |
AC |
| prof3_rx_onchip_termination |
R_2 |
| prof4_tx_spread_spectrum_en |
DISABLE |
| prof4_tx_invert_pin |
DISABLE |
| prof4_ux_txeq_post_tap_1 |
5 |
| prof4_ux_txeq_main_tap |
52 |
| prof4_ux_txeq_pre_tap_1 |
0 |
| prof4_ux_txeq_pre_tap_2 |
0 |
| prof4_rx_adaptation_mode |
auto |
| prof4_rx_invert_pin |
DISABLE |
| prof4_rx_external_couple_type |
AC |
| prof4_rx_onchip_termination |
R_2 |
| prof5_tx_spread_spectrum_en |
DISABLE |
| prof5_tx_invert_pin |
DISABLE |
| prof5_ux_txeq_post_tap_1 |
5 |
| prof5_ux_txeq_main_tap |
52 |
| prof5_ux_txeq_pre_tap_1 |
0 |
| prof5_ux_txeq_pre_tap_2 |
0 |
| prof5_rx_adaptation_mode |
auto |
| prof5_rx_invert_pin |
DISABLE |
| prof5_rx_external_couple_type |
AC |
| prof5_rx_onchip_termination |
R_2 |
| prof6_tx_spread_spectrum_en |
DISABLE |
| prof6_tx_invert_pin |
DISABLE |
| prof6_ux_txeq_post_tap_1 |
5 |
| prof6_ux_txeq_main_tap |
52 |
| prof6_ux_txeq_pre_tap_1 |
0 |
| prof6_ux_txeq_pre_tap_2 |
0 |
| prof6_rx_adaptation_mode |
auto |
| prof6_rx_invert_pin |
DISABLE |
| prof6_rx_external_couple_type |
AC |
| prof6_rx_onchip_termination |
R_2 |
| prof7_tx_spread_spectrum_en |
DISABLE |
| prof7_tx_invert_pin |
DISABLE |
| prof7_ux_txeq_post_tap_1 |
5 |
| prof7_ux_txeq_main_tap |
52 |
| prof7_ux_txeq_pre_tap_1 |
0 |
| prof7_ux_txeq_pre_tap_2 |
0 |
| prof7_rx_adaptation_mode |
auto |
| prof7_rx_invert_pin |
DISABLE |
| prof7_rx_external_couple_type |
AC |
| prof7_rx_onchip_termination |
R_2 |
| prof8_tx_spread_spectrum_en |
DISABLE |
| prof8_tx_invert_pin |
DISABLE |
| prof8_ux_txeq_post_tap_1 |
5 |
| prof8_ux_txeq_main_tap |
52 |
| prof8_ux_txeq_pre_tap_1 |
0 |
| prof8_ux_txeq_pre_tap_2 |
0 |
| prof8_rx_adaptation_mode |
auto |
| prof8_rx_invert_pin |
DISABLE |
| prof8_rx_external_couple_type |
AC |
| prof8_rx_onchip_termination |
R_2 |
| prof9_tx_spread_spectrum_en |
DISABLE |
| prof9_tx_invert_pin |
DISABLE |
| prof9_ux_txeq_post_tap_1 |
5 |
| prof9_ux_txeq_main_tap |
52 |
| prof9_ux_txeq_pre_tap_1 |
0 |
| prof9_ux_txeq_pre_tap_2 |
0 |
| prof9_rx_adaptation_mode |
auto |
| prof9_rx_invert_pin |
DISABLE |
| prof9_rx_external_couple_type |
AC |
| prof9_rx_onchip_termination |
R_2 |
| prof10_tx_spread_spectrum_en |
DISABLE |
| prof10_tx_invert_pin |
DISABLE |
| prof10_ux_txeq_post_tap_1 |
5 |
| prof10_ux_txeq_main_tap |
52 |
| prof10_ux_txeq_pre_tap_1 |
0 |
| prof10_ux_txeq_pre_tap_2 |
0 |
| prof10_rx_adaptation_mode |
auto |
| prof10_rx_invert_pin |
DISABLE |
| prof10_rx_external_couple_type |
AC |
| prof10_rx_onchip_termination |
R_2 |
| prof11_tx_spread_spectrum_en |
DISABLE |
| prof11_tx_invert_pin |
DISABLE |
| prof11_ux_txeq_post_tap_1 |
5 |
| prof11_ux_txeq_main_tap |
52 |
| prof11_ux_txeq_pre_tap_1 |
0 |
| prof11_ux_txeq_pre_tap_2 |
0 |
| prof11_rx_adaptation_mode |
auto |
| prof11_rx_invert_pin |
DISABLE |
| prof11_rx_external_couple_type |
AC |
| prof11_rx_onchip_termination |
R_2 |
| deviceFamily |
UNKNOWN |
| generateLegacySim |
false |